## Task 1:

In order to identify where the data hazards were happening, I analyzed the given instruction sequence on the lab PDF and checked to see if there were any registers that were being written to and subsequently used as sources in the following instructions. This way I would be able to verify my waveform after implementing the hazard detection for load-use, 1-ahead, and 2-ahead logic.

## Task 2:

For the load-use hazard detection, I created conditional logic to first check if a register is being read in the EX stage, and additionally check if either ID/EX.RegisterRt/Rd is equal to IF/ID.RegisterRs, or if ID/EX.RegisterRt/Rd is equal to IF/ID.RegisterRs.

We want to check against ID/EX.RegisterRt if it is an I-Type instruction, since this is the instruction that would be written to, but we want to check against ID/EX.RegisterRd if it is an R-Type instruction. To handle this, I use the output wire "RegDestMuxOut", which comes from the target mux that chooses the appropriate register Rt or Rd depending on instruction type.

If the above conditional passes, I set IFIDWrite and PCWrite to 0, and HazardMux to 1 in order to set control lines to 0 and initiate a stall.

## Task 3:

For 1 and 2-ahead hazard detection, I followed the conditional logic for data forwarding on the lecture slides, but compared registers from one stage prior to the ones listed on the slide, since the hazard detection unit is comparing registers in the ID stage instead of the EX stage like the forwarding unit.

I chose to create two one-bit wires that act as flags for 1 and 2-ahead hazards being detected. The 1-ahead flag is tripped when a register in the EX stage is being written to, and either ID/EX.RegisterRt/Rd is equal to IF/ID.RegisterRs or IF/ID.RegisterRt. See below:

```
assign oneAheadHazard = (EX_RegDst && ((RegDestMuxOut == ReadReg1) ||
(RegDestMuxOut == ReadReg2))) ? 1 : 0;
```

The 2-ahead flag is tripped when a register in the MEM stage is being written to, and ID/EX.RegisterRt/Rd is not equal to IF/ID.RegisterRt/Rs, but EX/MEM.RegisterRd is equal to IF/ID.RegisterRt/Rs. See below:

```
assign twoAheadHazard = (MEM_RegWrite && ((RegDestMuxOut != ReadReg1
&& MemDest == ReadReg1) || (RegDestMuxOut != ReadReg2 && MemDest ==
ReadReg2))) ? 1 : 0;
```

## Waveform:

